Freescale-semiconductor DSP56366 User Manual Page 338

  • Download
  • Add to my manuals
  • Print
  • Page
    / 366
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 337
Programming Sheets
DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4
D-30 Freescale Semiconductor
Figure D-15. ESAI Transmit Clock Control Register
Application:
Date:
Programmer:
15 6 5 419 18 17 16 10 9 8 714 13 12 11
TPM0
3210
TPM2
23 22 21 20
TPM1
TPM3TPM4TPM5TPM6TPM7TPSRTDC0TDC1TDC2TDC3TDC4TFP0TFP1TFP2TFP3TCKPTFSPTHCKPTCKDTFSDTHCKD
TCKP Description
0
1
Transmitter Clock Polarity set to clockout on rising edge of
transmit clock, latch in on falling edge of transmit clock.
Transmitter Clock Polarity set to clockout on falling edge of
TFSP Description
0
1
Frame sync polarity positive
Frame sync polarity negative
TFP [3:0]
Description
Sets divide rate for transmission
TCKD
Description
0
1
External clock source used
Internal clock source
TFSD Description
0
1
FST is input
FST is output
THCKD Description
0
1
HCKT is input
HCKT is output
THCKP Description
0
1
Transmitter High Frequency Clock Polarity set to clockout
Transmitter High Frequency Clock Polarity set to clockout
Range $0 - $F (1 -16). See 8.3.1.4
TDC [4:0] Description
Divider control. Range $00 - $FF (1 - 32)
See 8.3.1.3
TPM [7:0] Description
Specifies the prescaler divide rate is
transmitter clock generator
TPSR Description
0
1
Divide by 8 prescaler operational
Divide by 8 prescaler bypassed
Range from $00 - $FF (1 - 256).
AA1777
for the
See 8.3.1.1
ESAI
TCCR - ESAI Transmit Clock Control Register
X: $FFFFB6 Reset: $000000
transmit clock, latch in on rising edge of transmit clock
on rising edge of transmit clock, latch in on falling edge
on falling edge of transmit clock, latch in on rising edge
high frequency clock
Page view 337
1 2 ... 333 334 335 336 337 338 339 340 341 342 343 ... 365 366

Comments to this Manuals

No comments