Freescale-semiconductor DSP56366 User Manual Page 149

  • Download
  • Add to my manuals
  • Print
  • Page
    / 366
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 148
SHI Programming Considerations
DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4
Freescale Semiconductor 7-25
7.7.5 SHI Operation During DSP Stop
The SHI operation cannot continue when the DSP is in the stop state, because no DSP clocks are active.
While the DSP is in the stop state, the SHI remains in the individual reset state.
While in the individual reset state the following is true:
If the SHI was operating in the I
2
C mode, the SHI signals are disabled (high impedance state).
If the SHI was operating in the SPI mode, the SHI signals are not affected.
The HCSR status bits and the transmit/receive paths are reset to the same state produced by
hardware reset or software reset.
The HCSR and HCKR control bits are not affected.
NOTE
It is recommended that the SHI be disabled before entering the stop state.
Page view 148
1 2 ... 144 145 146 147 148 149 150 151 152 153 154 ... 365 366

Comments to this Manuals

No comments